Skip to main content
ELECO 2017 10th INTERNATIONAL CONFERENCE on ELECTRICAL and ELECTRONICS ENGINEERING

Papers_Lecture Proceedings »

View File
PDF
0.7MB

Implementation of a Chaotic Time-Delay RNG Based Secure Communication System on FPGA

Security is one of the most important design parameters in communication systems. Security of cryptographic systems depends on the unpredictability of keys. Chaotic random number generators have become an alternative method for random number generation instead of physical noise based ones. In this work, we describe a system-on-chip design which includes a chaos-based random number generator. Key generation, encryption-decryption blocks and control unit are designed to run on the same chip. All blocks are connected to the Microblaze softcore processor and implemented on a Xilinx FPGA. Structural details of the system and the results are shared.

Latif Akçay
Istanbul Technical University
Turkey

Erdem Çil
Istanbul Technical University
Turkey

Alptekin Vardar
Istanbul Technical University
Turkey

İlayda Yaman
Istanbul Technical University
Turkey

Ramazan Yeniçeri
Istanbul Technical University
Turkey

Müştak Erhan Yalçın
Istanbul Technical University
Turkey

 

Powered by OpenConf®
Copyright ©2002-2016 Zakon Group LLC